| REVISIONS |                                                                                                                                    |                 |            |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|--|--|--|--|
| LTR       | DESCRIPTION                                                                                                                        | DATE (YR-MO-DA) | APPROVED   |  |  |  |  |
| Α         | Changes in accordance with N.O.R. 5962-R016-93.                                                                                    | 92-11-09        | M. A. FRYE |  |  |  |  |
| В         | Redrawn with changes. Add device type 04. Add vendor CAGE 33256.                                                                   | 94-09-01        | M. A. FRYE |  |  |  |  |
| С         | Changes in accordance with N.O.R. 5962-R017-95.                                                                                    | 95-01-17        | M. A. FRYE |  |  |  |  |
| D         | Changes in accordance with N.O.R. 5962-R060-95.                                                                                    | 95-01-25        | M. A. FRYE |  |  |  |  |
| E         | Add device type 05 with a temperature range of –55°C to +90°C.  Make limit changes to the +PSS1 test as specified under table I ro | 02-10-31        | R. MONNIN  |  |  |  |  |

THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED.

| REV                                                        |    |      |                                   |                 |               |           |                               |    |                                                                               |    |         |       |                       |       |       |              |       |      |    |    |
|------------------------------------------------------------|----|------|-----------------------------------|-----------------|---------------|-----------|-------------------------------|----|-------------------------------------------------------------------------------|----|---------|-------|-----------------------|-------|-------|--------------|-------|------|----|----|
| SHEET                                                      |    |      |                                   |                 |               |           |                               |    |                                                                               |    |         |       |                       |       |       |              |       |      |    |    |
| REV                                                        | Е  | Е    | Е                                 | Е               | Е             | Е         |                               |    |                                                                               |    |         |       |                       |       |       |              |       |      |    |    |
| SHEET                                                      | 15 | 16   | 17                                | 18              | 19            | 20        |                               |    |                                                                               |    |         |       |                       |       |       |              |       |      |    |    |
| REV STATUS                                                 |    |      |                                   | REV             |               |           | Е                             | Е  | Е                                                                             | Е  | Е       | Е     | Е                     | Е     | E     | Е            | Е     | Е    | Е  | Е  |
| OF SHEETS                                                  |    |      |                                   | SHE             | ET            |           | 1                             | 2  | 3                                                                             | 4  | 5       | 6     | 7                     | 8     | 9     | 10           | 11    | 12   | 13 | 14 |
| PMIC N/A                                                   |    |      |                                   | PARED<br>NDRA F |               | Y         |                               |    |                                                                               | DI |         | OF 01 | IDDL                  | V 051 | NITED | 001          | LINAD |      |    |    |
| STAI<br>MICRO<br>DRA                                       |    | CUIT |                                   |                 | CKED I        |           | SORE                          |    | DEFENSE SUPPLY CENTER COLUMBUS  COLUMBUS, OHIO 43216  http://www.dscc.dla.mil |    |         |       |                       |       |       |              |       |      |    |    |
| THIS DRAWING IS AVAILABLE<br>FOR USE BY ALL<br>DEPARTMENTS |    |      | BLE                               |                 | ROVED<br>HAEL |           | E                             |    |                                                                               |    |         |       |                       |       |       | 2-BIT<br>PRO |       | SOR  |    |    |
| AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE               |    |      | DRAWING APPROVAL DATE<br>92-05-14 |                 |               |           | INTERFACE, MONOLITHIC SILICON |    |                                                                               |    |         |       |                       |       |       |              |       |      |    |    |
| AMSC N/A                                                   |    |      |                                   | REVI            | SION I        | EVEL<br>E |                               |    |                                                                               |    | ZE<br>A | _     | GE CC<br><b>67268</b> |       |       | 5            | 5962- | 9169 | 0  |    |
|                                                            |    |      |                                   | SHE             | ET            |           | 1                             | OF | 20                                                                            |    |         |       |                       |       |       |              |       |      |    |    |

## 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows:

| <u>Device type</u> <u>Generic number</u> |       | Circuit function                                                               |
|------------------------------------------|-------|--------------------------------------------------------------------------------|
| 01                                       | 674ZA | High performance, 12-bit A/D converter with microprocessor interface and S/H   |
| 02                                       | 674ZB | Medium performance, 12-bit A/D converter with microprocessor interface and S/H |
| 03                                       | 674BT | 12-bit A/D converter with microprocessor interface                             |
| 04                                       | 674AT | 12-bit A/D converter with microprocessor interface                             |
| 05                                       | 674BT | 12-bit A/D converter with microprocessor interface                             |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                                                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| M            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                          |

1.2.4 <u>Case outline(s)</u>. The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| X              | GDIP1-T28 or CDIP2-T28 | 28               | Dual-in-line                 |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/

|    | V <sub>CC</sub> to digital common                                                    | 0 V dc to +16.5 V dc               |
|----|--------------------------------------------------------------------------------------|------------------------------------|
|    | VEE to digital common                                                                | 0 V dc to -16.5 V dc 2/            |
|    | V <sub>LOGIC</sub> to digital common                                                 | 0 V dc to +7 V dc                  |
|    | Analog common to digital common:                                                     |                                    |
|    | Device types 01, 02, and 04                                                          | -0.5 V dc to +1 V dc               |
|    | Control inputs (CE, $\overline{CS}$ , A <sub>O</sub> , 12/8, R / $\overline{C}$ ) to | ±1 V dC                            |
|    |                                                                                      | 051/4-4-1/                         |
|    | digital common                                                                       | -0.5 V dc to VLOGIC + 0.5 V dc     |
|    | Analog inputs (REF IN, BIP OFF, 10 V <sub>IN</sub> ) to analog common                | +16.5.V.do                         |
|    | 20 V <sub>IN</sub> analog input voltage to analog common                             |                                    |
|    |                                                                                      |                                    |
|    | VREF OUT                                                                             |                                    |
|    |                                                                                      | momentary short to V <sub>CC</sub> |
|    | Power dissipation (P <sub>D</sub> ):                                                 |                                    |
|    | Device types 01 02, and 04 (T <sub>A</sub> = +25°C)                                  |                                    |
|    | Device types 03 and 05 ( $T_A = +25$ °C)                                             |                                    |
|    | Lead temperature (soldering, 10 seconds)                                             |                                    |
|    | Storage temperature range                                                            |                                    |
|    | Junction temperature (T <sub>J</sub> )                                               |                                    |
|    | Thermal resistance, junction-to-case ( $\theta_{JC}$ )                               | See MIL-STD-1835                   |
|    | Thermal resistance, junction-to-ambient $(\theta_{JA})$ :                            |                                    |
|    | Device types 01 and 02 case X                                                        |                                    |
|    | Device types 03 and 05 case X                                                        |                                    |
|    | Device type 04 case X                                                                |                                    |
|    | Case 3                                                                               | 40 0/ 0/                           |
| 1. | .4 Recommended operating conditions.                                                 |                                    |
|    | <del></del>                                                                          |                                    |
|    | Laria augustus (M )                                                                  | . 4 5 \ / do to . 5 5 \ / do       |

| Logic supply voltage (V <sub>LOGIC</sub> )             | +4.5 V dc to +5.5 V dc     |
|--------------------------------------------------------|----------------------------|
| Positive supply voltage (V <sub>CC</sub> )             | +11.4 V dc to +16.5 V dc   |
| Negative supply voltage (VEE)                          | 11.4 V dc to -16.5 V dc 2/ |
| Ambient operating temperature range (T <sub>A</sub> ): |                            |
| Device types 01 – 04                                   | 55°C to +125°C             |
| Device type 05                                         | 55°C to +90°C              |

# 2. APPLICABLE DOCUMENTS

2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

# **SPECIFICATION**

# DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

- Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- 2/ VFF is not required for operation of devices 01, 02, and 04.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 3    |

#### **STANDARDS**

#### DEPARTMENT OF DEFENSE

MIL-STD-883 - Test Method Standard Microcircuits.

MIL-STD-1835 - Interface Standard Electronic Component Case Outlines.

#### **HANDBOOKS**

#### DEPARTMENT OF DEFENSE

MIL-HDBK-103 - List of Standard Microcircuit Drawings.

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Block diagrams. The block diagrams shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics and post irradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and post irradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 4    |

| TARIFI   | Flectrical | nerformance | characteristics. |
|----------|------------|-------------|------------------|
| IADLE I. | Electrical | benomiance  | characteristics. |

|                                                                                                      |                       | Open ditions Al                                                                                                               |                      | 1               |      |       | 1    |
|------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------|------|-------|------|
| Test                                                                                                 | Symbol                | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V, | Group A<br>subgroups | Device<br>type  | Liı  | Unit  |      |
|                                                                                                      |                       | V <sub>LOGIC</sub> = +5 V,<br>unless otherwise specified                                                                      |                      |                 | Min  | Max   |      |
| Power supply current <u>2/</u> from V <sub>LOGIC</sub>                                               | I <sub>LOGIC</sub>    | Three-state outputs                                                                                                           | 1,2,3                | 01,02,<br>04    |      | +1.0  | mA   |
|                                                                                                      |                       |                                                                                                                               |                      | 03,05           |      | +7.0  |      |
| Power supply current <u>2/</u> from V <sub>CC</sub>                                                  | Icc                   | Three-state outputs                                                                                                           | 1,2,3                | 01,02,<br>04    |      | +9.0  | mA   |
|                                                                                                      |                       |                                                                                                                               |                      | 03,05           |      | +7.0  |      |
| Power supply current 2/                                                                              | I <sub>EE</sub>       | Three-state outputs                                                                                                           | 1,2,3                | 03,05           | -14  |       | mA   |
| Resolution                                                                                           |                       |                                                                                                                               | 1,2,3                | All             | 12   |       | Bits |
| Integral linearity error                                                                             | ILE                   | Unipolar 10 V span,<br>Bipolar 20 V span                                                                                      | 1                    | All             | -0.5 | +0.5  | LSB  |
|                                                                                                      |                       |                                                                                                                               | 2,3                  |                 | -1.0 | +1.0  |      |
| Differential linearity error<br>(minimum resolution<br>for which no missing<br>codes are guaranteed) | DLE                   |                                                                                                                               | 1,2,3                | All             | 12   |       | Bits |
| Unipolar offset voltage error                                                                        | V <sub>IO</sub>       | 10 V span                                                                                                                     | 1                    | All             | -2.0 | +2.0  | LSB  |
| Unipolar offset voltage drift                                                                        | ΔV <sub>IO</sub> / ΔT | 10 V span,<br>using internal reference                                                                                        | 2,3                  | All             | -1.0 | +1.0  | LSB  |
| Bipolar zero offset error                                                                            | BZ                    | 20 V span                                                                                                                     | 1                    | 01,02,<br>04    | -4.0 | +4.0  | LSB  |
|                                                                                                      |                       |                                                                                                                               |                      | 03,05           | -3.0 | +3.0  |      |
| Bipolar zero offset drift                                                                            | ΔB <sub>Z</sub> / ΔT  | 20 V span, using internal reference                                                                                           | 2,3                  | 02,03,<br>04,05 | -2.0 | +2.0  | LSB  |
|                                                                                                      |                       |                                                                                                                               |                      | 01              | -1.0 | +1.0  |      |
| Gain error                                                                                           | AE                    | Bipolar 20 V span 50 $\Omega$ resistor from REF OUT to                                                                        | 1                    | 01,02,<br>04    |      | 0.3   | %FSR |
|                                                                                                      |                       | REF IN                                                                                                                        |                      | 03,05           |      | 0.125 |      |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 5    |

TABLE I. <u>Electrical performance characteristics</u> – Continued.

| Test                                                                                                                       | Symbol            | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V, | 25°C Group A |              | Lir  | mits  | Unit   |
|----------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------|-------|--------|
|                                                                                                                            |                   | V <sub>LOGIC</sub> = +5 V,<br>unless otherwise specified                                                                      |              |              | Min  | Max   |        |
| Gain error drift                                                                                                           | ΔA <sub>E</sub> / | Bipolar 20 V span,<br>using internal reference                                                                                | 2,3          | 01           |      | 12.5  | ppm/°C |
|                                                                                                                            |                   |                                                                                                                               |              | 02,04        |      | 25.0  |        |
|                                                                                                                            |                   |                                                                                                                               |              | 03,05        |      | 17.5  |        |
| Power supply 3/4/ sensitivity to V <sub>CC</sub>                                                                           | +PSS1             |                                                                                                                               | 1,2,3        | 01-04        | -1.5 | +1.5  | LSB    |
|                                                                                                                            |                   |                                                                                                                               |              | 05           | -1.0 | +1.0  |        |
| Power supply 3/5/<br>sensitivity to V <sub>LOGIC</sub>                                                                     | +PSS2             |                                                                                                                               | 1,2,3        | All          | -0.5 | +0.5  | LSB    |
| Power supply 3/6/<br>sensitivity to VEE                                                                                    | -PSS3             |                                                                                                                               | 1,2,3        | All          | -1.0 | +1.0  | LSB    |
| Input impedance <u>2</u> /                                                                                                 | Z <sub>IN</sub>   | 10 V span                                                                                                                     | 1,2,3        | 01,02,<br>04 | 3.75 | 6.25  | kΩ     |
|                                                                                                                            |                   |                                                                                                                               |              | 03,05        | 3.0  | 7.0   |        |
|                                                                                                                            |                   | 20 V span                                                                                                                     |              | 01,02,<br>04 | 15   | 25    |        |
|                                                                                                                            |                   |                                                                                                                               |              | 03,05        | 6    | 14    |        |
| Internal reference 7/ voltage                                                                                              | V <sub>REF</sub>  | I <sub>REFOUT</sub> = 2 mA                                                                                                    | 1,2,3        | 01,02        | 9.97 | 10.03 | V      |
| J                                                                                                                          |                   |                                                                                                                               |              | 03,04,<br>05 | 9.9  | 10.1  |        |
| Logic input high $\underline{2}/\underline{8}/$ voltage (CE, $\overline{CS}$ , $12/\overline{8}$ , R/ $\overline{C}$ , AO) | VIH               | Logic "1"                                                                                                                     | 1,2,3        | All          | +2.0 | +5.5  | V      |
| Logic input low $\underline{2}/\underline{8}/$<br>voltage (CE, $\overline{CS}$ , $12/\overline{8}$ ,                       | VIL               | Logic "0"                                                                                                                     | 1,2,3        | All          | -0.5 | +0.8  | V      |
| $R/\overline{C}$ , $A_O$ )                                                                                                 |                   |                                                                                                                               |              |              |      |       |        |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 6    |

TABLE I. <u>Electrical performance characteristics</u> – Continued.

| Test                                               | Symbol               | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V, | Group A<br>subgroups | Device<br>type | Lir  | nits | Unit |
|----------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|------|------|------|
|                                                    |                      | V <sub>LOGIC</sub> = +5 V,<br>unless otherwise specified                                                                      |                      |                | Min  | Max  |      |
| Logic input current 2/                             | I <sub>IN(LOG)</sub> | 0 to +5.5 V input                                                                                                             | 1,2,3                | 01,02          |      | +1.0 | μА   |
|                                                    |                      |                                                                                                                               |                      | 04             | -20  | +20  |      |
|                                                    |                      | 0 to +5.0 V input                                                                                                             |                      | 03,05          | -10  | +10  |      |
| Logic low output <u>2/</u> voltage (DB11-DB0, STS) | V <sub>OL</sub>      | Logic "0", I <sub>SINK</sub> = 1.6 mA                                                                                         | 1,2,3                | All            |      | +0.4 | V    |
| Logic high output <u>2/</u> voltage (DB11-DB0)     | Voн                  | Logic "1",<br>I <sub>SOURCE</sub> = 500 μA                                                                                    | 1,2,3                | All            | +2.4 |      | V    |
| Three-state output leakage current                 | IZ                   | High-Z state,<br>(DB11- DB0 only),                                                                                            | 1,2,3                | 01,02          | -5.0 | +5.0 | μА   |
| J                                                  |                      | V <sub>applied</sub> = 5.0 V                                                                                                  |                      | 03,05          | -10  | +10  |      |
|                                                    |                      |                                                                                                                               |                      | 04             | -20  | +20  |      |
| Functional tests 2/                                |                      | See section 4.4.1b                                                                                                            | 7,8                  | All            |      |      |      |
| Low R/C pulse width 9/                             | tHRL                 | See figure 4                                                                                                                  | 9,10,11              | All            | 50   |      | ns   |
| STS delay from R/C 10/                             | t <sub>DS</sub>      | See figure 4                                                                                                                  | 9,10,11              | 01,02,<br>04   |      | 200  | ns   |
|                                                    |                      |                                                                                                                               |                      | 03,05          |      | 225  |      |
| Data valid after 11/<br>R/C low                    | tHDR                 | See figure 4                                                                                                                  | 9,10,11              | All            | 25   |      | ns   |
| STS delay after data valid                         | t <sub>HS</sub>      | See figure 4                                                                                                                  | 9,10,11              | 01,02,<br>04   | 300  | 1000 | ns   |
|                                                    |                      |                                                                                                                               |                      | 03,05          | 30   | 600  |      |
| High R/C pulse width 9/                            | tHRH                 | See figure 4                                                                                                                  | 9,10,11              | All            | 150  |      | ns   |
| Data access time 12/                               | t <sub>DDR</sub>     | See figure 4                                                                                                                  | 9,10,11              | All            |      | 150  | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 7    |

TABLE I. <u>Electrical performance characteristics</u> – Continued.

| Test                                   | Symbol           | Conditions $1/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V, | Group A<br>subgroups | Device<br>type | Lir | nits | Unit |
|----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------|
|                                        |                  | V <sub>LOGIC</sub> = +5 V,<br>unless otherwise specified                                                          |                      |                | Min | Max  | -    |
| STS delay from CE 10/                  | t <sub>DSC</sub> | See figure 5                                                                                                      | 1,2,3                | 01,02          |     | 200  | ns   |
|                                        |                  |                                                                                                                   |                      | 03,05          |     | 225  |      |
| CE pulse width 9/                      | tHEC             | See figure 5                                                                                                      | 1,2,3                | All            | 50  |      | ns   |
| CS to CE setup                         | tssc             | See figure 5                                                                                                      | 1,2,3                | All            | 50  |      | ns   |
| Conversion time <u>13</u> /            | tC               | 8-bit cycle, see figure 5                                                                                         | 9,10,11              | All            | 6   | 10   | μѕ   |
|                                        |                  | 12-bit cycle, see figure 5                                                                                        |                      |                | 9   | 15   |      |
| CS low during CE high                  | tHSC             | See figure 5                                                                                                      | 9,10,11              | All            | 50  |      | ns   |
| R/C to CE setup                        | tsrc             | See figure 5                                                                                                      | 9,10,11              | All            | 50  |      | ns   |
| R/C low during CE high                 | tHRC             | See figure 5                                                                                                      | 9,10,11              | All            | 50  |      | ns   |
| A <sub>O</sub> to CE setup             | tsac             | See figure 5                                                                                                      | 9,10,11              | All            | 0   |      | ns   |
| A <sub>O</sub> valid during CE high    | tHAC             | See figure 5                                                                                                      | 9,10,11              | All            | 50  |      | ns   |
| Access time (from CE) 12/              | t <sub>DD</sub>  | See figure 6                                                                                                      | 9,10,11              | All            |     | 150  | ns   |
| Data valid after CE <u>11</u> /<br>low | t <sub>HD</sub>  |                                                                                                                   | 9,10,11              | 01,02,<br>04   | 25  |      | ns   |
|                                        |                  |                                                                                                                   | 9,10,                | 03,05          | 25  |      |      |
|                                        |                  |                                                                                                                   | 11                   |                | 15  |      |      |
| Output float delay 11/                 | tHL              |                                                                                                                   | 9,10,11              | All            |     | 150  | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 8    |

TABLE I. <u>Electrical performance characteristics</u> – Continued.

| Test                                 | Symbol           | Conditions $\underline{1}/$<br>-55°C $\leq$ T <sub>A</sub> $\leq$ +125°C<br>V <sub>CC</sub> = +15 V, V <sub>EE</sub> = -15 V, | Group A subgroups | Device<br>type | Lir | mits | Unit |
|--------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|-----|------|------|
|                                      |                  | V <sub>LOGIC</sub> = +5 V,<br>unless otherwise specified                                                                      |                   |                | Min | Max  |      |
| CS to CE setup                       | tssr             | See figure 6                                                                                                                  | 9,10,11           | All            | 50  |      | ns   |
| R/C to CE setup                      | tsrr             | See figure 6                                                                                                                  | 9,10,11           | All            | 0   |      | ns   |
| Sample and hold 14/ acquisition time | t <sub>acq</sub> | T <sub>A</sub> = +25°C                                                                                                        | 9                 | 01,02,<br>04   | 1.2 | 2.0  | μs   |
| A <sub>O</sub> to CE setup           | t <sub>SAR</sub> | See figure 6                                                                                                                  | 9,10,11           | All            | 50  |      | ns   |
| CS valid after CE low                | tHSR             | See figure 6                                                                                                                  | 9,10,11           | All            | 0   |      | ns   |
| R/C high after CE low                | tHRR             | See figure 6                                                                                                                  | 9,10,11           | All            | 0   |      | ns   |
| A <sub>O</sub> valid after CE low    | tHAR             | See figure 6                                                                                                                  | 9,10,11           | All            | 50  |      | ns   |

- 1/ For device types 01, 02, 03, 04,  $T_A = -55^{\circ}C$  to +125°C. For device type 05,  $T_A = -55^{\circ}C$  to +90°C 12/8 connected to  $V_{LOGIC}$ ,  $A_O$  and  $\overline{CS}$  at logic "0", CE at logic "1". 10 V unipolar: 50 Ω resistor pin 8 to pin 10, 50 Ω resistor pin 12 to ground. Analog input connected to pin 13. 20 V bipolar: 50 Ω resistor pin 8 to pin 12, 50 Ω resistor pin 8 to pin 10. Analog input connected to pin 14. Unless otherwise noted, these conditions apply.
- 2/ Device types are tested to the conditions stated in table I, but are guaranteed to the specified limits for the following variations in the supply voltage ranges. V<sub>LOGIC</sub> = +5 V to ±5%, V<sub>CC</sub> = +12 V ±5% and +15 V to ±10%, V<sub>EE</sub> = -12 V ±5% and -15 V ±10%. (V<sub>EE</sub> not required for operation of devices 01, 02, and 04). For device types 03 and 05, V<sub>LOGIC</sub> = +5 V to ±10%.
- 3/ Maximum change in full scale calibration due to supply voltage shifts. Full scale calibration to be measured at minimum and maximum voltage settings for each individual supply.
- $\underline{4}$ / +13.5 V  $\leq$  V<sub>CC</sub>  $\leq$  +16.5 V, V<sub>LOGIC</sub> = 5 V, V<sub>EE</sub> = -15 V and +11.4 V  $\leq$  V<sub>CC</sub>  $\leq$  +12.6 V, V<sub>LOGIC</sub> = 5 V, V<sub>EE</sub> = -12 V. (V<sub>EE</sub> not required for operation of devices 01, 02 and 04).
- $\underline{5}$ / 4.5 V  $\leq$  V<sub>LOGIC</sub>  $\leq$  5.5 V, V<sub>CC</sub> = 15 V, V<sub>EE</sub> = -15 V. (V<sub>EE</sub> not required for operation of devices 01, 02, and 04).
- $\underline{6}$ / -16.5 V ≤ V<sub>EE</sub> ≤ -13.5 V, V<sub>LOGIC</sub> = 5 V, V<sub>CC</sub> = +15 V and -12.6 V ≤ V<sub>EE</sub> ≤ -11.4 V, V<sub>LOGIC</sub> = 5 V, V<sub>CC</sub> = +12 V.
- 7/ Reference should be buffered for operation on +12 V supplies. External load should not change during conversion.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 9    |

## TABLE I. Electrical performance characteristics – Continued.

- 8/ For devices types 01, 02, and 04, 12/8 is not TTL compatible, must be hard-wired to V<sub>LOGIC</sub> or digital common.
- 9/ Pulse width is measured at the Schottky TTL input logic threshold voltage (1.3 V).
- 10/ t<sub>DS</sub> and t<sub>DSC</sub> are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V) to when the STS output reaches 2.4 V. No external loading is applied to STS.
- 11/ t<sub>HDR</sub>, t<sub>HD</sub>, and t<sub>HL</sub> are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V), to when the output voltage has moved 0.5 V in the direction of its final high impedance output voltage. Each individual data bit (DBO DB11) is measured for both logic one to "high Z" and logic zero to "high Z" transitions. External loading is as shown on figure 7.
- 12/ tpdR and tpd are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V), to when the output crosses either 2.4 V for a logic one, or 0.4 V for a logic zero. Each individual data bit (DBO DB11) is measured for both "high Z" to logic zero transitions. External loading is as shown on figure 8.
- 13/ t<sub>C</sub> is measured as the time from when the STS line crosses the 1.0 V level, going positive, to when it crosses the 1.0 V level going negative. No external loading is applied to STS.
- 14/ Guaranteed by design.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-PRF-38535, appendix A.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 93 (see MIL-PRF-38535, appendix A).

| STANDARD                       |  |  |  |  |
|--------------------------------|--|--|--|--|
| MICROCIRCUIT DRAWING           |  |  |  |  |
| DEFENSE SUPPLY CENTER COLUMBUS |  |  |  |  |
| COLUMBUS, OHIO 43216-5000      |  |  |  |  |

| SIZE<br><b>A</b> |                            | 5962-91690 |
|------------------|----------------------------|------------|
|                  | REVISION LEVEL<br><b>E</b> | SHEET 10   |

| Device types    | 01, 02, 04                                   | 03, 05                                       | 05                                           |
|-----------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|
| Case outlines   | X and 3                                      | X and 3                                      | 3                                            |
| Terminal number |                                              | Terminal symbol                              |                                              |
| 1               | +5 V supply (V <sub>LOGIC</sub> )            | +5 V supply (V <sub>LOGIC</sub> )            | +5 V supply (V <sub>LOGIC</sub> )            |
| 2               | Data mode select (12/8)                      | Data mode select (12/8)                      | Data mode select (12/8)                      |
| 3               | Chip select (CS)                             | Chip select (CS)                             | Chip select (CS)                             |
| 4               | Byte address / short cycle (A <sub>O</sub> ) | Byte address / short cycle (A <sub>O</sub> ) | Byte address / short cycle (A <sub>O</sub> ) |
| 5               | Read / convert (R / C)                       | Read / convert (R / C)                       | Read / convert (R / C)                       |
| 6               | Chip enable (CE)                             | Chip enable (CE)                             | Chip enable (CE)                             |
| 7               | +12 V / +15 V supply (V <sub>CC</sub> )      | +12 V / +15 V supply (V <sub>CC</sub> )      | +12 V / +15 V supply (V <sub>CC</sub> )      |
| 8               | +10 V reference (REF OUT)                    | +10 V reference (REF OUT)                    | +10 V reference (REF OUT)                    |
| 9               | Analog common (AGND)                         | Analog common (AGND)                         | Analog common (AGND)                         |
| 10              | Reference input (REF IN)                     | Reference input (REF IN)                     | Reference input (REF IN)                     |
| 11              | -12 / -15 V supply (V <sub>EE</sub> )        | -12 / -15 V supply (V <sub>EE</sub> )        | -12 / -15 V supply (V <sub>EE</sub> )        |
| 12              | Bipolar offset (BIP OFF)                     | Bipolar offset (BIP OFF)                     | Bipolar offset (BIP OFF)                     |
| 13              | 10 V span input (10 V <sub>IN</sub> )        | 10 V span input (10 V <sub>IN</sub> )        | 10 V span input (10 V <sub>IN</sub> )        |
| 14              | 20 V span input (20 V <sub>IN</sub> )        | 20 V span input (20 V <sub>IN</sub> )        | 20 V span input (20 V <sub>IN</sub> )        |
| 15              | Digital common (DGND)                        | Digital common (DGND)                        | Digital common (DGND)                        |
| 16              | DB0 (LSB)                                    | DB0 (LSB)                                    | DB0 (LSB)                                    |
| 17              | DB1                                          | DB1                                          | DB1                                          |
| 18              | DB2                                          | DB2                                          | DB2                                          |
| 19              | DB3                                          | DB3                                          | DB3                                          |
| 20              | DB4                                          | DB4                                          | DB4                                          |
| 21              | DB5                                          | DB5                                          | DB5                                          |
| 22              | DB6                                          | DB6                                          | DB6                                          |
| 23              | DB7                                          | DB7                                          | DB7                                          |
| 24              | DB8                                          | DB8                                          | DB8                                          |
| 25              | DB9                                          | DB9                                          | DB9                                          |
| 26              | DB10                                         | DB10                                         | DB10                                         |
| 27              | DB11 (MSB)                                   | DB11 (MSB)                                   | DB11 (MSB)                                   |
| 28              | Status (STS)                                 | Status (STS)                                 | Status (STS)                                 |

FIGURE 1. Terminal connections.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 11   |

| CE | <del>cs</del> | R/C | 12/8 | AO | Operation                        |
|----|---------------|-----|------|----|----------------------------------|
| 0  | Х             | Х   | Х    | Х  | None                             |
| Χ  | 1             | Х   | Х    | Х  | None                             |
| 1  | 0             | 0   | Х    | 0  | Initiate 12-bit conversion       |
| 1  | 0             | 0   | Х    | 1  | Initiate 8-bit conversion        |
| 1  | 0             | 1   | 1    | Х  | Enable 12-bit parallel output    |
| 1  | 0             | 1   | 0    | 0  | Enable 8 most significant bits   |
| 1  | 0             | 1   | 0    | 1  | Enable 4 LSBs + 4 trailing zeros |

# FIGURE 2. Truth table.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 12   |





FIGURE 3. Block diagram.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 13   |



LOW PULSE FOR R /  $\overline{\mathsf{C}}$  - OUTPUTS ENABLED AFTER CONVERSION



HIGH PULSE FOR R /  $\overline{C}$  - OUTPUTS ENABLED WHILE R /  $\overline{C}$  HIGH, OTHERWISE HIGH - Z

FIGURE 4. High / low pulse for R /  $\overline{\mbox{C}}$  .

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690      |
|-------------------------------------------------------------|------------------|----------------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET <b>14</b> |



FIGURE 5. Convert start diagram.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 15   |



FIGURE 6. Read cycle timing.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                         | 5962-91690  |
|-------------------------------------------------------------|------------------|-------------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET<br>16 |



FIGURE 7. Load circuit for output float delay test.



FIGURE 8. Load circuit for access time test.

| STANDARD MICROCIRCUIT DRAWING                               | SIZE<br><b>A</b> |                         | 5962-91690      |
|-------------------------------------------------------------|------------------|-------------------------|-----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET <b>17</b> |

#### 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

## 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.

# 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 <u>Qualification inspection for device classes Q and V.</u> Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

# 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. Subgroups 4, 5, and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
- c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-91690 |
|-------------------------------------------------------------|------------------|-------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET 18   |

TABLE II. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups (in accordance with MIL-PRF-38535, table III) |                                  |
|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------|
|                                                   | Device<br>class M                                                         | Device<br>class Q                                       | Device<br>class V                |
| Interim electrical parameters (see 4.2)           | 1                                                                         | 1                                                       | 1                                |
| Final electrical parameters (see 4.2)             | 1,2,3 <u>1</u> /                                                          | 1,2,3 <u>1</u> /                                        | 1,2,3 <u>1</u> /                 |
| Group A test requirements (see 4.4)               | 1,2,3,7,8,9,10,11 <u>2</u> /                                              | 1,2,3,7,8, <u>2</u> /<br>9,10,11                        | 1,2,3,7,8, <u>2</u> /<br>9,10,11 |
| Group C end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                       | 1                                |
| Group D end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                       | 1                                |
| Group E end-point electrical parameters (see 4.4) |                                                                           |                                                         |                                  |

- 1/ PDA applies to subgroup 1.
- 2/ Subgroups 10 and 11, if not tested, shall be guaranteed to the limits specified in table I.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                         | 5962-91690  |
|-------------------------------------------------------------|------------------|-------------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL <b>E</b> | SHEET<br>19 |

- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - End-point electrical parameters shall be as specified in table II herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the post irradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

#### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43216-5000, or telephone (614) 692-0547.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                            | 5962-91690 |
|-------------------------------------------------------------|------------------|----------------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br><b>E</b> | SHEET 20   |

# STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 02-10-31

Approved sources of supply for SMD 5962-91690 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 2/ | Reference<br>military specification<br>PIN |
|--------------------------------------------|--------------------------|-----------------------------|--------------------------------------------|
| 5962-9169001MXC                            | <u>3</u> /               | HADC674ZAMD/883             | M38510/14005BXA                            |
| 5962-9169001M3A                            | <u>3</u> /               | HADC674ZAMC/883             |                                            |
| 5962-9169002MXC                            | <u>3</u> /               | HADC674ZBMD/883             | M38510/14006BXA                            |
| 5962-9169002M3A                            | <u>3</u> /               | HADC674ZBMC/883             |                                            |
| 5962-9169003MXA                            | 24355                    | AD674BTD/883B               | M38510/14006BXA                            |
| 5962-9169003M3A                            | 24355                    | AD674BTE/883B               |                                            |
| 5962-9169004MXC                            | <u>3</u> /               | SP674AT/B                   | M38510/14006BXA                            |
| 5962-9169004M3C                            | <u>3</u> /               | SP674AT/B                   |                                            |
| 5962-9169005M3A                            | 24355                    | AD674BTE/883B               |                                            |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- 3/ Not available from an approved source of supply.

 Vendor CAGE
 Vendor name

 number
 and address

24355

Analog Devices
Route 1 Industrial Park
P.O. Box 9106
Norwood, MA 02062

Point of contact: 804 Woburn Street

Wilmington, MA 01887-3462

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.